VPN Gateways over network processors: Implementation and evaluation

Yi Neng Lin*, Chiuan Hung Lin, Ying-Dar Lin, Yuan Chen Lai

*Corresponding author for this work

Research output: Contribution to journalConference article

6 Scopus citations

Abstract

Networking applications, such as VPN and content filtering, demand extra computing power in order to meet the throughput requirement nowadays. In addition to pure ASIC solutions, network processor architecture is emerging as an alternative to scale up data-plane processing while retaining design flexibility. This article, rather than proposing new algorithms, illustrates the experience in developing IPSec-based VPN gateways over network processors, and investigates the performance issues. The external benchmarks reveal that the system can reach 45Mbps for IPSec using 3DES algorithm, which improves by 350% compared to single XScale core processor and parallels the throughput of a PIII IGHz processor. Through the internal benchmarks, we analyze the turnaround times of the main functional blocks, and identify the core processor as the performance bottleneck for both packet forwarding and IPSec processing.

Original languageEnglish
Pages (from-to)480-486
Number of pages7
JournalProceedings of the IEEE Real-Time and Embedded Technology and Applications Symposium, RTAS
DOIs
StatePublished - 26 Sep 2005
Event11th IEEE Real-Time and Embedded Technology and Applications Symposium, RTAS 2005 - San Francisco, CA, United States
Duration: 7 Mar 200510 Mar 2005

Fingerprint Dive into the research topics of 'VPN Gateways over network processors: Implementation and evaluation'. Together they form a unique fingerprint.

  • Cite this