Is IDDQ testing not applicable for deep submicron VLSI in year 2011?

Chih Wen Lu, Chauchin Su, Chung Len Lee, Jwu E. Chen

Research output: Contribution to journalArticlepeer-review

3 Scopus citations

Abstract

In this work, IDDQ current for the deep submicron VLSI in year 2011 is estimated with a statistical approach according to the International Technology Roadmap for Semiconductors 1999 Edition considering process variations and different input vectors. The estimated results show that the standard deviation of the IDDQ current is proportional to the square root of the circuit size and the IDDQ currents of the defect-free and the defective devices, which are of the size up to 1×107 gates, are still differentiable under the condition of random process deviations and input vectors. Two new IDDQ testing schemes, which detect the defective current based on the two separate IDDQ distributions, are proposed. From the study, it is concluded that IDDQ testing is still applicable for the deep submicron VLSI for the next ten years.

Original languageEnglish
Pages (from-to)338-343
Number of pages6
JournalProceedings of the Asian Test Symposium
DOIs
StatePublished - 1 Jan 2000

Fingerprint Dive into the research topics of 'Is IDDQ testing not applicable for deep submicron VLSI in year 2011?'. Together they form a unique fingerprint.

Cite this